

# OCTAL PARALLEL LOW SIDE DRIVER

## ADVANCE DATA

- OPERATING DC SUPPLY VOLTAGE RANGE 5V TO 25V
- SUPPLY OVERVOLTAGE PULSE UP TO 40V
- VERY LOW STANDBY QUIESCENT CUR-RENT 100μA
- EIGHT BIT PARALLEL STRUCTURE WITH ME-MORY FEATURE
- BIDIRECTIONAL INPUTS-OUTPUTS
- μC COMPATIBLE INPUT LEVELS WITH THRE-SHOLD HYSTERESIS
- INTERNAL 4.5V REFERENCE DEFINING THE OUTPUT HIGH LEVELS
- EIGHT HIGH CURRENT OUTPUTS FOR DC CURRENTS UP TO 350mA WITH ON RESI-STANCE LESS THAN 3Ω (typ. 1,5Ω)
- OUTPUT SHORT CIRCUIT PROTECTION WITH TIME DELAY CHARACTERISTICS FOR DRIVING LAMPS
- THERMAL OVERLOAD PROTECTION



## DESCRIPTION

The L9824 is an octal parallel input power interface circuit in the Multipower BCD technology with bidirectional inputs and outputs and the output status monitoring.



#### February 1995

This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice.

## **BLOCK DIAGRAM**

## **PIN CONNECTION** (top view)

| OUT1 🗖 |    | 20 🗖 0078 |
|--------|----|-----------|
| OUT2 [ | 2  | 19 🗖 OUT7 |
| D1 🗆   | з  | 18 🗖 D8   |
| D2 🗆   | 4  | 17 🗖 07   |
|        | 5  | 16 🗍 Vs   |
|        | 6  | 15 🗖 D6   |
| D3 🗆   | 7  | 14 🗖 D5   |
| D4 🗖   | 8  | 13 🗖 0076 |
| OUT3 🗖 | 9  | 12 0075   |
| OUT4 🗖 | 10 | 11 🗖 GND  |
| 1      |    |           |

## **ABSOLUTE MAXIMUM RATINGS**

| Symbol                 | Parameter                                             | Value           | Unit               |          |
|------------------------|-------------------------------------------------------|-----------------|--------------------|----------|
| Vs                     | Supply Voltage                                        | 40              | V                  |          |
| V <sub>OUT</sub>       | Output Voltage                                        |                 | Int. Clamped to Vs |          |
| dV <sub>OUT</sub> /dt  | Output Voltage Transient                              |                 | 100                | V/µs     |
| IOUT DC                | DC Output Current                                     | ±350            | mA                 |          |
| I <sub>OUT P</sub> (*) | Peak Output Current (T/ $t_p \ge 100$ , $t_p = 4ms$ ) | ±2              | А                  |          |
| Is                     | DC Current at V <sub>S</sub>                          | – 1.5           | А                  |          |
| V <sub>D IN</sub>      | Input Voltage                                         | – 0.3 to 7 (**) | V                  |          |
| V <sub>EN</sub>        | Enable Input Voltage                                  | – 0.3 to 7 (**) | V                  |          |
| V <sub>TR</sub>        | Transfer Input Voltage                                | – 0.3 to 7 (**) | V                  |          |
| Tj                     | Operating Junction Temperature                        | – 40 to 150     | °C                 |          |
| T <sub>stg</sub>       | Storage Temperature                                   |                 | - 65 to 150        | °C       |
| P <sub>max</sub>       | Power Dissipation (T <sub>amb</sub> = 80°C) DII<br>SC | P20<br>020      | 875<br>420         | mW<br>mW |

(\*) Schaffner pulses type 1 and 2 (\*\*) For V<sub>S</sub> < 6.7V the device can be supplied through the internal ESD diodes from inputs to V<sub>S</sub>.

## THERMAL DATA

| Symbol             | Parameter                                | DIP20   | SO20    |
|--------------------|------------------------------------------|---------|---------|
| Rth j-amb          | Thermal Resistance Junction-ambient Max. | 80°C/W  | 165°C/W |
| T <sub>j</sub> MAX | Maximum Junction Temperature             | 150°C/W | 150°C/W |



**ELECTRICAL CHARACTERISTICS** (5V  $\leq$  V<sub>S</sub>  $\leq$  25V (40V @ t < 400ms),  $-40^{\circ}C \leq$  T<sub>j</sub>  $\leq$  125°C unless otherwise specified)

| Symbol                                   | Parameter                                                               | Test Conditions                                                                                                                                                        | Min.                                         | Тур.     | Max.                                     | Unit           |
|------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------|------------------------------------------|----------------|
| Vdinl<br>Vdinh                           | Input Voltage LOW<br>Input Voltage HIGH                                 | $V_E = L$ , $V_{TR} = L$<br>(input-mode) <sup>1)</sup><br>$V_E = L$ , $V_{TR} = H$<br>(output-mode) <sup>1)</sup>                                                      | 0<br>3.0                                     |          | 1.0<br>7.0                               | V<br>V         |
| V <sub>doutl</sub><br>V <sub>douth</sub> | Output Voltage LOW<br>Output Voltage HIGH                               | $V_E = L, V_{TR} = H$<br>(output-mode) <sup>1)</sup>                                                                                                                   | 4.0                                          |          | 0.4<br>5.0                               | V<br>V         |
| I <sub>DIN</sub>                         | Input Current                                                           | $V_E = L, V_{TR} = L$<br>(input-mode) <sup>1)</sup>                                                                                                                    | - 10                                         |          | 10                                       | μA             |
| V <sub>ENL</sub>                         | Enable Voltage LOW                                                      |                                                                                                                                                                        | 0                                            |          | 1.0                                      | V              |
| V <sub>ENH</sub>                         | Enable Voltage HIGH                                                     |                                                                                                                                                                        | 3.0                                          |          | 7.0                                      | V              |
| V <sub>TRL</sub>                         | Transfer Voltage LOW                                                    |                                                                                                                                                                        | 0                                            |          | 1.0                                      | V              |
| V <sub>TRH</sub>                         | Transfer Voltage HIGH                                                   |                                                                                                                                                                        | 3.0                                          |          | 7.0                                      | V              |
| I <sub>EN.TR</sub>                       | Enable, Transfer Input Current                                          | 0 < V <sub>E.TR</sub> < 5V                                                                                                                                             | - 1                                          |          | 1                                        | μA             |
| V <sub>EHY</sub>                         | Enable Threshold Hysteresis                                             |                                                                                                                                                                        | 200                                          |          |                                          | mV             |
| V <sub>THY</sub>                         | Transfer Threshold Hysteresis                                           |                                                                                                                                                                        | 200                                          |          |                                          | mV             |
| R <sub>OUT</sub>                         | Output Resistance<br>R <sub>OUT</sub> -characteristic<br>See fig. 2     | $\begin{array}{l} Out = L \\ 0 < I_{OUT} \leq 350 \text{mA} \\ V_S \geq 8 \text{V} \\ V_S = 6.5 \text{V} \\ V_S = 5.0 \text{V} \end{array}$                            |                                              | 1.5      | 3.0<br>25<br>1                           | Ω<br>Ω<br>ΚΩ   |
| I <sub>SC</sub>                          | Output Short Current<br>I <sub>OUTSC</sub> -characteristic (See fig. 3) | $\begin{array}{l} 8V \leq V_S = V_{out} \leq 25V \\ T_{SCL} = 20ms \end{array}$                                                                                        | 0.36                                         | 0.5      | 1.2                                      | A              |
| V <sub>OUT</sub>                         | Output Voltage                                                          | Out = H<br>I <sub>OUT</sub> = 0.35A (DC)<br>I <sub>OUT</sub> = 1A (pulsed)                                                                                             | V <sub>S</sub> + 0.5<br>V <sub>S</sub> + 2.0 |          | V <sub>S</sub> + 2<br>V <sub>S</sub> + 4 | V<br>V         |
| $\Sigma I_{OUTL1}$                       | Output Leakage Current per<br>Channel                                   | $\begin{array}{l} Out = H, -40 \leq T_j \leq 85^\circ C \\ V_{OUT} = 16V \end{array}$                                                                                  |                                              |          | 100                                      | μΑ             |
| C <sub>OUT</sub>                         | Output Capacitance                                                      | Out = H,<br>V <sub>OUT</sub> = 5V<br>V <sub>OUT</sub> = 15V                                                                                                            | 60<br>30                                     | 90<br>60 | 120<br>90                                | pF<br>pF       |
| lq                                       | Quiescent Current<br>STANDBY MODE<br>TRANSFER-, HOLD MODE<br>READ MODE  | $\begin{array}{l} 5V \leq V_S \leq 16V; \ I_{DOUT} = 0 \\ - \ 40 \leq T_j \leq 85^\circ C \\ V_E = H, \ V_{TR} = H \\ V_{TR} = L \\ V_E = L, \ V_{TR} = H \end{array}$ |                                              |          | 100<br>200<br>400                        | μΑ<br>μΑ<br>μΑ |
| lα                                       | Quiescent Current                                                       | $V_S = 25V$<br>$V_S = 40V @ t \le 400ms$                                                                                                                               |                                              | 20       | 2<br>35                                  | mA<br>mA       |
| ISCOP                                    | Additional Short Circuit<br>Operating Current Per Channel               |                                                                                                                                                                        |                                              |          | l <sub>o</sub> +500                      | μA             |
| Vom                                      | Output Monitor Threshold                                                |                                                                                                                                                                        | 2.5                                          |          | 3.5                                      | V              |
| T <sub>SCL</sub> (2)                     | Duration of Low Short Current<br>Limiting                               | IOUT = ISCL                                                                                                                                                            | 20                                           | 40       | 60                                       | ms             |

| Note : | 1. | V <sub>D</sub> are bidirectional | data inputs or ou | tputs depending | on the $V_E$ , | V <sub>TR</sub> status. |
|--------|----|----------------------------------|-------------------|-----------------|----------------|-------------------------|
|--------|----|----------------------------------|-------------------|-----------------|----------------|-------------------------|



| Symbol                            | Parameter                 | Test Conditions     | Min. | Тур. | Max. | Unit |
|-----------------------------------|---------------------------|---------------------|------|------|------|------|
| t <sub>n</sub> ON                 | ON-delay Time (5)         | See fig. 1          |      |      | 10   | ms   |
| t <sub>n</sub> OFF (3)            | OFF-delay Time (5)        | $R_L = 1K\Omega$    |      |      | 10   | μs   |
| t <sub>s</sub> ON                 | ON-delay Time (6)         |                     |      | 20   | 100  | μs   |
| ts OFF (3)                        | OFF-delay Time (6)        |                     |      | 20   | 40   | μs   |
| t <sub>D</sub> ON                 | Data ON - Delay Time (7)  |                     |      | 2    | 10   | μs   |
| t <sub>D</sub> OFF (3)            | Data OFF - Delay Time (7) |                     |      | 2    | 10   | μs   |
| t <sub>ON</sub> -t <sub>OFF</sub> | Delay Time Difference     | Except STANDBY MODE |      |      | 4    | μs   |
| t <sub>f</sub>                    | Filter Time (8)           |                     | 0.7  | 2    | 4    | μs   |

#### ELECTRICAL CHARACTERISTICS (continued)

Notes: 2. If the output current exceeds the high short current threshold Isc an internal timer is started. If after the time period of TTSC the current limiting is still active the overload condition is recognized and this output is switched off. To restart the output the TRANSFER MODE has to be chosen and the corresponding input voltage V<sub>DIN</sub> must become HIGH to reset the internal overload latch.

3. Because the output capacitance is the drain-source capacitance of the power switch the risetime of the outputs depends of the used supply voltage Vs, the load resistor RL and the output capacitance Cout and can be calculated with the following equation :  $T_d = \tau \ln 10$  (reaching 90% of Vs)  $\tau = R_L \times C_{OUT} \times K$  (4) K = 1.5 This additional delay time T<sub>d</sub> must be added to t<sub>OFF</sub>.

4. Because the drain source capacitance of the output transistor is voltage dependent, it is necessary to multiply C<sub>OUT</sub> (specified at the maximum Vout) with a correction factor K to obtain the average output capacitance Cout.

5. Delay time between all modes except STANDBY MODE.

6. Delay time between STANDBY MODE and any other mode and vice versa.

7. Data delay time when TRANSFER MODE is chosen.

8. Explanation see page 6.

## **MODE CHANGE DIAGRAM**



#### **FILTERING TIMING**

Critical mode variations occur when both mode inputs change their state simultaneously. This is represented by the diagonal arrows in the mode change diagram.

$$\begin{array}{cccc} & & & & & \\ & & & & \\ & & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & & \\ & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ &$$

To avoid that a filter is implemented in the TM signal path. A suitable filter time t<sub>f</sub> is chosen to be well beyond the mode comparator delays.



- As a consequence of the filter function the following features are given respectively has to be considered (refer to timing above):
- For a delay between RM and HM up to t<sub>d</sub> < tmin the parasitic TM will be supressed.
- To obtain the transfer function surely both mode inputs be "Low" for at least t<sub>TM</sub> t<sub>fmax</sub>.

TRUTH TABLE FOR THE CONTROL INPUTS

#### Therefore the change from TM to any other mode causes an additional delay tf that is the internal filter time.

 The parasitic SM time is too short to influence the outputs and is hence negligible.

| Enable V <sub>E</sub> | Transfer V <sub>TR</sub> | Mode Symbol | Function Mode                                    |  |  |
|-----------------------|--------------------------|-------------|--------------------------------------------------|--|--|
| L                     | Н                        | RM          | READ MODE (output monitoring)                    |  |  |
| L                     | L                        | ТМ          | TRANSFER MODE (input data transferred to output) |  |  |
| н                     | L                        | НМ          | HOLD MODE (output corresponds to the data latch) |  |  |
| Н                     | Н                        | SM          | STANDBY MODE (all outputs open)                  |  |  |





Figure 2 : Maximum ROUT - Characteristics.



Figure 3 : Typical Short Current Characteristics.



57

## Figure 4 : Test Circuit.



## FUNCTIONAL DESCRIPTIONS

This device was developed specially for automotive applications to drive different loads like relais, lamps, data buses or actuators with very low current consumption.

The L9824 contains eight identical channels each with a separate DATA input/output and the power output. In each channel the memory function, the output short circuit function and the diagnostic function is realized.

The common part determines the function modes through ENABLE and TRANSFER inputs whereas the reference part biases all current sources and generates the threshold voltages and the stabilized supply voltage for the whole CMOS-logic.

A special thermal protection, ESD-protected inputs/DATA pins and a particular output short circuit characteristic prevent a damage or the destruction of the device.

Referring to the block diagram it can be seen that each channel works independent and contains all necessary functions described in the following points.

## OUTPUT BLOCK

# TRANSFER FROM DATA INPUT TO POWER OUTPUT.

The DATA pins are used bidirectionally. The main path is the non inverting transfer of a digital signal from the DATA pin to the power output (TRANSFER MODE). The data pass the input latch that works also as a memory in the HOLD MODE. They remain stored until the TRANSFER MODE is selected to write in new data.

This means that in all other modes the memory content will not be changed except the output short circuit protection was active more than the check time of 42.5ms. In this case in all modes the storage flipflop will be set to hold the output for protection into the Off-state. By activating the READ MODE in this position it is possible to detect short-circuit load.

To switch on the output again, the external control processor has to select the TRANSFER MODE and to change the input signal at the corresponding data terminal to HIGH to set the storage flip-flop and then to write in LOW. An additional reading of this channel output (selecting the READ MODE after the mentioned check time) shows whether the short-circuit is still present.



#### TRANSFER FROM POWER OUTPUT TO DATA OUTPUT.

The opposite signal path (READING MODE) from the output to the DATA terminals is used for the diagnostic function to monitor the output status. Output voltages greater than 3.5V lead to "HIGH" state at the DATA terminals. The HIGH level is typical 4.5V and internally stabilized. For "LOW" level the saturation voltage of N-Channel MOS transistor is relevant.

## SHORT-CIRCUIT PROTECTION.

For the use of lamps a particular short-current characteristic is implemented and it is drawn in fig. 3. Because of the low resistance of lamps during the ON-phase the current limit is for typical 2.5ms about the double as for the second current limiting phase. Detecting a short circuit condition means that the channel output remains low in any condition for the check time  $T_{CH} = T_{TSCH} + T_{SCL}$  independent of the status of the inputs.

These time periods are generated from two frequencies 400Hz/6.4kHz coming from the common oscillator part. If the current limiting is active after the check period an overload is recognized and the regarding channel is switched off and the DATA flipflop is also reset as explained earlier.

In order to save supply current a special short-circuit protection is used that needs no quiescent current during the ON-state as long as no overload is present at the output. Because of this special circuit configuration the output current must exceed a given threshold to activate the current regulation loop.

This current threshold I<sub>TH</sub> is determined by the ONresistance R<sub>DSON</sub> of the output DMOS and the minimum operating supply voltage V<sub>Smin</sub> of the limiting circuit and can be easily calculated in the following way :

 $I_{TH} = V_{Smin}/R_{DSON} = 4V/1.5\Omega = 2.7A$  (typical value at  $T_j = 25^{\circ}C$ )

When the output is shorted for instance to V<sub>S</sub> a maximum peak current will occur for a short duration up to the limiting circuit is switched on and the settling time is over. Under worst case conditions ( $T_j = -40^{\circ}C$ ), V<sub>S</sub> = 16V, where R<sub>DSON</sub> is lowest) the peak current can reach 7A with a duration of 1µs at V<sub>out</sub> = 15V and 4A with a duration of 20µs at V<sub>out</sub> = 5V.

## COMMON PARTS

#### MODE CONTROL.

By the "TRANSFER" and "ENABLE" input, working modes can be selected as shown in the truthtable in the upper part of fig. 1. The control signals coming

from both input comparators which determine the logic threshold and hysteresis drive the mode logic that distributes the right data to all output blocks.

TRANSFER, HOLD and READ MODE are explained before. The remaining STANDBY MODE switches the clock oscillator and all outputs off and reduce the quiescent current below  $100\mu$ A. This means that only the both mode comparators and the bandgap regulator are active. The input data stored before will be not changed.

## OSCILLATOR PART.

The clock oscillator contains an on-chip capacitor and requires thereforeno external components. The oscillation frequency is approximately in the range of 50kHz. This oscillator signal is devided by a 7 bitcounter which creates the two frequencies for the timing of all short current control circuits in each output block.

## VOLTAGE REFERENCE.

The main reference cell is a bandgap controlled very low drop voltage regulator. All threshold voltages for the input comparators, the diagnostic comparators and the thermal overload comparators as well as the reference voltage for the CMOS supply buffers are derived from one resistor devider.

Because of the low current capability of the regulator two buffers are used to supply the CMOS logic for every four channels. These voltage followers work like a current multiplier at a very low quiescent current. A clamping circuit prevents that the CMOS breakdown voltage will be reached.

#### <u>CURRENT REFERENCE + POWER-ON RESET</u>. The two temperature compensated current lines are generated directly from the bandgap voltage and are switched off by the mode logic to save supply current. A third unswitched current line biases the input comparators and CMOS buffers.

During supply voltage rise, power-on reset circuit provides a defined status of all latches in the CMOS logic. From a supply voltage of about 4V on it enables the whole logic and the device can work. Below 4V all latches are set to hold the outputs into the OFF state.

## PROTECTION CIRCUITS

#### ESD-PROTECTION.

Both input comparators (ENABLE, TRANSFER) are ESD protected and include zener diodes that clamp the gates of the internal MOSFETs to minimal 15V. Second diodes clamp these inputs to  $V_S$  if the supply voltage is lower than 0.6V below the zener voltage.



The eight "DATA" terminals has the same ESD protection structure as the comparator inputs.

#### SHORT CURRENT LIMITING.

The detailed function explanation is given in a former section where the output block is described. Generally it can be supplementary said that this kind of protection determines the limits within the safe operating area of the used DMOS structure.

The big chip area and the heat capacity of silicon allow for short durations peak currents up to five times the maximum DC current that occur under certain conditions as expounded above.

## THERMAL SHUTDOWN.

Because of the symmetry and the big size of chip two thermal overload protection circuits were placed on each side of the chip where the output structures are concentrated to ensure minimum thermal gradients to the thermal sensors. At a chip temperature of about 160°C the device is switched OFF. This state is similar to the STANDBY MODE. After the temperature remains under approximately 135°C the element is switched ON. Thermal shut-down does not influence any logic because it switches only the gates of all output DMOS-transistors directly to ground.

## **APPLICATION HINTS**

- Precausions by external components must be provided to avoid damage of the device (it's in any case not allowed to exceed the maximum ratings given on page 2).
- For open load detection it is recommended to use external components to fix the desired status (depending on the temperature the internal open load status can vary from "H" to "L" caused by leakage currents)



Figure 5: Application Diagram



## DIP20 PACKAGE MECHANICAL DATA

| DIM. | mm    |       |      | inch  |       |       |  |
|------|-------|-------|------|-------|-------|-------|--|
|      | MIN.  | TYP.  | MAX. | MIN.  | TYP.  | MAX.  |  |
| a1   | 0.254 |       |      | 0.010 |       |       |  |
| В    | 1.39  |       | 1.65 | 0.055 |       | 0.065 |  |
| b    |       | 0.45  |      |       | 0.018 |       |  |
| b1   |       | 0.25  |      |       | 0.010 |       |  |
| D    |       |       | 25.4 |       |       | 1.000 |  |
| E    |       | 8.5   |      |       | 0.335 |       |  |
| е    |       | 2.54  |      |       | 0.100 |       |  |
| e3   |       | 22.86 |      |       | 0.900 |       |  |
| F    |       |       | 7.1  |       |       | 0.280 |  |
| I    |       |       | 3.93 |       |       | 0.155 |  |
| L    |       | 3.3   |      |       | 0.130 |       |  |
| Z    |       |       | 1.34 |       |       | 0.053 |  |



## SO20 PACKAGE MECHANICAL DATA

| ЛМ   |          | mm    |       |        | inch  |       |  |  |
|------|----------|-------|-------|--------|-------|-------|--|--|
| Dim. | MIN.     | TYP.  | MAX.  | MIN.   | TYP.  | MAX.  |  |  |
| А    |          |       | 2.65  |        |       | 0.104 |  |  |
| a1   | 0.1      |       | 0.3   | 0.004  |       | 0.012 |  |  |
| a2   |          |       | 2.45  |        |       | 0.096 |  |  |
| b    | 0.35     |       | 0.49  | 0.014  |       | 0.019 |  |  |
| b1   | 0.23     |       | 0.32  | 0.009  |       | 0.013 |  |  |
| С    |          | 0.5   |       |        | 0.020 |       |  |  |
| c1   |          |       | 45    | (typ.) |       |       |  |  |
| D    | 12.6     |       | 13.0  | 0.496  |       | 0.512 |  |  |
| E    | 10       |       | 10.65 | 0.394  |       | 0.419 |  |  |
| е    |          | 1.27  |       |        | 0.050 |       |  |  |
| e3   |          | 11.43 |       |        | 0.450 |       |  |  |
| F    | 7.4      |       | 7.6   | 0.291  |       | 0.299 |  |  |
| L    | 0.5      |       | 1.27  | 0.020  |       | 0.050 |  |  |
| М    |          |       | 0.75  |        |       | 0.030 |  |  |
| S    | 8 (max.) |       |       |        |       |       |  |  |





Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifica-tions mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics.

© 1994 SGS-THOMSON Microelectronics - All Rights Reserved

SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands - Singapore -Spain - Sweden - Switzerland - Taiwan - Thaliand - United Kingdom - U.S.A.

